## SPIRE-IFS-COM-001502

| From:    | Renato Orfei [orfei@ifsi.rm.cnr.it]                                                       |
|----------|-------------------------------------------------------------------------------------------|
| Sent:    | 15 January 2003 10:39                                                                     |
| То:      | Thuerey, Stefan                                                                           |
| Cc:      | Sawyer, Eric; PACS-PPO; HIFI-Proj.Off.; Goeran.Pilbratt@esa.int; Farid.Guettache@esa.int; |
|          | Yves.Bordes@esa.int; Andrei.Oganessian@esa.int; Astrid.Heske@esa.int;                     |
|          | Gerald.Crone@esa.int; Thomas.Passvogel@esa.int; Bauer, Otto; Feuchtgruber, Helmut;        |
|          | Wiezorrek, Erich; Butler, Chris; bart@ster.kuleuven.ac.be; J.Payne@rl.ac.uk; Long, Judy;  |
|          | Parker, David; Gomez, Panchita; Beney, Jean-Luc; Molinari, Sergio; Herreros, José M.;     |
|          | Kevin.Galloway@esa.int; Johannes.Riedinger@esa.int; John.Dodsworth@esa.int;               |
|          | Frederick.Wechsler@esa.int; David.Verrier@esa.int; A.R.W.de.Jonge@sron.rug.nl;            |
|          | Dubbeldam, Luc; King, Ken; Bryan.Melton@esa.int; Serge.Valera@esa.int; Bauer, Otto;       |
|          | Wafelbakker, Kees                                                                         |
| Subject: | FW: Herschel: 1553 I/F test plan for instruments                                          |

Dear Stefan,

Sergio Molinari forwarded me your message about the subject. I repeat the statement contained in paragraph 1.2 of the document CNR.IFSI.2001TR04, now Issue 1.1:

"....The BU-61580 that will be mounted on the DPU/ICU is provided by DDC and, as such, has been successfully tested by DDC according to RD1. Cosequently, and only limited to PHL and DLL, IFSI will carry out only the tests in AD1 that concern features of the BU-61580 that can be affected by the additional ancillary components, cabling, etc.....The TFL, however, is at the application level and will be tested as part of the On-Board-Software Test Plans of the individual instruments." RD1: MIL-HDBK-1553A AD1: FIRST-PLANCK CDMS-interface test requirements specifications

The above statement looks to me reasonable and acceptable as based on a criterion that is basic: no further tests are carried out on the HI-REL components as all the needed tests are carried out (and duly paid for) by the manufacturer and the CPP Agent as the components procurement is organized by a Common Parts Procurement Agency.

Should this principle not be accepted also in general, a small Istitute, like IFSI, should have a huge components/quality section that should check every Hi-REL passive and active component with respect to the guaranteed specifications. Just to give you an idea of the problem think if we should check the specifications of one single DSP 21020: simply impossible in a reasonable span of time!

As far as the TFL is concerned, Sergio will send you a mail with more information about the tests that are carried out. Ciao, -----Renato Orfei Tel. +39 06 4993 4393

Fax: +39 06 4993 4242 http://www.ifsi.rm.cnr.it

-----Original Message-----From: Sergio Molinari [mailto:molinari@ifsi.rm.cnr.it] Sent: martedì 14 gennaio 2003 17.09 To: Orfei Renato; Cerulli Riccardo Subject: FW: Herschel: 1553 I/F test plan for instruments ----Original Message-----From: Stefan.Thuerey@esa.int [mailto:Stefan.Thuerey@esa.int] Sent: Tuesday, January 14, 2003 17:04 To: ohb@mpe.mpg.de; Serge.Valera@esa.int; Bryan.Melton@esa.int; K.J.King@rl.ac.uk; L.Dubbeldam@sron.nl; A.R.W.de.Jonge@sron.rug.nl Cc: David.Verrier@esa.int; Frederick.Wechsler@esa.int; John.Dodsworth@esa.int; Stefan.Thuerey@esa.int; Johannes.Riedinger@esa.int; Kevin.Galloway@esa.int; jhl@iac.es; molinari@ifsi.rm.cnr.it; beney@lal.in2p3.fr; fgr@ll.iac.es; D.J.Parker@rl.ac.uk; J.A.Long@rl.ac.uk; J.Payne@rl.ac.uk; bart@ster.kuleuven.ac.be; butler@tesre.bo.cnr.it; erw@mpe.mpg.de; fgb@mpe.mpg.de; ohb@mpe.mpg.de; Thomas.Passvogel@esa.int; Gerald.Crone@esa.int; Farid.Heske@esa.int; Goeran.Pilbratt@esa.int; Yves.Bordes@esa.int; Farid.Guettache@esa.int; Goeran.Pilbratt@esa.int; Subject: Re: Herschel: 1553 I/F test plan for instruments

Dear colleagues,

The note below contains a very short, however correct, assessment of the suitability of two DPU/ICU documents to support adequate testing of instrument-to-spacecraft data bus interfaces. Especially almost all requirements according to Appendix 9 of the PS-ICD (the SDB-Protocol) are seemingly not covered in these "test procedures".

Moreover, already in October 2001 we have commented on a draft 0.1 of CNR.IFSI.2001TR04 that it is no acceptable that, according to para. 1.2 of that document, many basic electrical and functional tests are seemingly not carried out. Therefore, as far as currently visible to me, the data I/F of Herschel instruments may be only poorly/inadequately tested on instrument level. Nevertheless, with corrective actions early enough, this point should be resolvable.

What concerns ESA's SDBP Testbed it can play a supporting role for protocol verification and functional testing of the data I/F, however it is not foreseen to use it for the verification of electrical parameters, or for any nominal testing of Herschel/Plank interfaces. (This needs to be done together

with our industrial Prime)

In order to provide you with an updated view of the architecture and capabilities of the SDBP Testbed find attached the first draft of the description. A second version is promised to follow within a few days with more supplementary information. (See attached file: TOS-ESD SDBP\_TestBesd\_Overview.doc)

Best regards, Stefan Thürey

Dear Stefan,

Bellow are my comments on the two documents submitted earlier by you.

Both documents:

 DPU/ICU Spacecraft Interface Test Plan (CNR.IFSI.2001TR04)
 DPU onboard software validation and verification Plan/Acceptance Test

Plan (PACS-CR-PL-012)
do not cover Herschel/Planck Transfer layer Satellite Data Bus Protocol (SDPB) verification aspects.

2. Avionics Lab objective is to evaluate and verify the SDBP for Hershel/Planck onboard communication system. The input test data for such verificaton starts at Transfer layer. Although some test cases with such input data may cover parts of Instrument level Interface testing, specified in the first document ("DPU/ICU Spacecraft Interface Test Plan"), the standard Instrument level interface testing should be performed by Instrument provider. Avionics Lab Testbed is not needed for that purpose as requested in the same document.

Kind regards,

Andrei Oganessian

Software Engineer

Serco FM BV c/o Data Handling Computers Section (TOS-ESD) ESTEC, European Space Agency Keplerlaan 1, P.O. Box 299, Noordwijk 2200 AG, The Netherlands

Tel: (31) 71 565 3438 Fax: (31) 71 565 4295 E-mail: Andrei.Oganessian@esa.int