# Minutes of SPIRE Grounding Review RAL, 23, 24 Sept. 2002 SPIRE-UCF-MOM-001405

Matt Griffin, Oct. 10 2002

| Present            |                                 |  |  |
|--------------------|---------------------------------|--|--|
| SPIRE Project Team | John Delderfield                |  |  |
|                    | Doug Griffin                    |  |  |
|                    | Matt Griffin                    |  |  |
|                    | Eric Sawyer                     |  |  |
|                    | Bruce Swinyard                  |  |  |
| CEA                | Jean-Louis Augueres             |  |  |
|                    | Christophe Cara                 |  |  |
|                    | Dominique Schmitt               |  |  |
|                    | Laurent Vigroux                 |  |  |
| JPL/Caltech        | Jamie Bock                      |  |  |
|                    | Viktor Hristov                  |  |  |
|                    | Gary Parks                      |  |  |
| Advisers           | Astrid Heske (ESA)              |  |  |
|                    | Bernard Jackson (ESA)           |  |  |
|                    | Filippo Marliani (ESA)          |  |  |
|                    | Laurent Trougnou (Alcatel)      |  |  |
|                    | Ray Carvell (PPARC; Day 1 only) |  |  |
|                    | Colin Cunningham (SPIRE)        |  |  |

# Day 1 (Sept. 23<sup>rd</sup>)

# 1. Introduction

# Matt

- See presentation
- Key points:
- Need keep to the schedule but avoid excessive risk.
- Need to adopt a disciplined and focussed approach to the review.
- Choice of optimum grounding scheme must take schedule into consideration, not just technical aspects
- Jamie, Matt and Laurent have to arrive at a consensus
- Late decision on finalising the grounding scheme can be traced to and understood in the context of lack of
  effort at JPL, CEA and Project Team. The challenge is to devise a workable solution and implement it while
  still living with such constraints
- Proposed agenda were agreed with possible need to revise Day-2 agenda depending on Day-1 outcome.

# 2. Summary of Documents (John)

• See presentation

# 3. SPIRE System Grounding Philosophy (John)

- See presentation
- Important considerations to be kept in mind during the review would be
  - Requirements on noise levels
  - Noise sources
  - How grounds are configured
  - Screening of noisy from quiet sections
  - PSU filtering configuration details

• Distinguish between keeping lines quiet wrt local grounds and keeping the local grounds themselves quiet.

# 4. AIV Schedule Overview (Eric)

- See presentation
- Key points
  - SAp deliveries are currently consistent with the master schedule
  - QM1 and QM2 will not have representative power supply
  - PFM electronics arrive only just before calibration
- Discussion
  - o Laurent: Need to issue PSU call for tender. Still lacking final specification this is most urgent thing to define.
    - o Jamie: Could we get a more representative PSU for the CQM?
    - o Laurent:
      - CEA will try to make the power supply bench as representative as possible.
      - CEA will have to decouple as much as possible the schedule of the PSU from everything else.

# 5. JPL View in Grounding Scheme (Jamie and Viktor)

- See presentation
- Discussion
  - o Difficulty of translating system level requirements as in the BDA SSSD into specific requirements on the warm electronics detailed specifications have been left up to the Project Team
  - Colin: The key point is "Keep the electrical potential of the cavity as close as possible to the ground level of the bolometer bias generator" this should be the main design principle for the grounding scheme.
  - O Jamie: It's the power from the SMPS that's critical, not just the noise, because the bolometer will respond to the power.
  - o Viktor: Cold end grounding means "the Faraday cage is at the at the same potential as the detectors".

#### 6. CEA View on Grounding (Christophe and Dominique)

- See presentation
- Key points
  - o Christophe's part:
    - Outline of DRCU architecture.
  - o Dominique's part:
    - 0.1 nA over 0.1 10 GHz (now 0 10 GHz) is the only quantitative specification in the BDA SSSD (7 Nov. 2001 version this is the version that was reviewed at RAL in November the latest signed version has been updated but not in relevant areas)
    - CEA have chosen to try and meet this requirement by implementing a direct metallic connection at the DCU end conductive filler contacting ground plane to chassis to be as passive as possible for the bolometers. The reference ground is then at DRCU level.
- Discussion:
  - o Inconclusive discussion on how to arrive at specifications for the DRCU issue deferred until tomorrow.

# **Day 2 (Sept. 24<sup>th</sup>)**

# 7. Introduction and revise agenda (Matt)

- Revised agenda agreed with two technical meetings to define scheme and DRCU specifications
- Main objectives:
- Meeting 1:
  - o Clarify what's proposed
  - o Assess technical feasibility, pros and cons
  - o Decide whether it can be the basis of an agreed implementation
  - o Draw up a sufficiently detailed grounding diagram to define unambiguously the chosen option
- Meeting 2:
  - O Define the list of requirements needed to implement the scheme at the warm end (CEA) and the cold end (MSSL/Cardiff)
  - o Fill out this list as much as possible
  - o Identify and plan additional work needed to complete the requirements list
  - o Time permitting:
  - o Consider verification and integration plan
  - o Consider future EMC modelling

# 8. Summary of proposed options (John)

- See viewgraphs
- Discussion:
  - o Note that all the harness between SVM and CVV is optimised for thermal performance, not to provide low-impedance connection between them to keep the voltages down
  - o Overall shields inside the CVV. SPIRE has not accepted removal of these (ECR still under consideration).
  - o Internal design of the DRCU to reduce noise needs to be considered (outside the scope of this review)

#### 9. Technical Meeting 1: Identifying an Agreed Grounding Scheme

- After lengthy discussion, the following was unanimously agreed, and now defines the SPIRE system grounding scheme.
- 1. The 4-K box will be a Faraday shield closed by RF filters.
- 2. The 4-K box will be connected to the DCU chassis via the harness over-shield (inside the cryostat) as defined in the Harness Definition Document.
- 3. This overshield will have to go via multiple contacts, not backshell, at the CVV connectors (which is acceptable as the shileding does not have to be perfect)
- 4. The 2-K detector boxes shall be isolated from 4-K box
- 5. The 2-K boxes shall be connected to 0 V in the DCU via analogue connections in the bias line
- 6. The 300-mK stages shall be connected to the 2-K stages inside their BDAs
- 7. The 300-mK thermal straps shall have electrical breaks.
- 8. The spectrometer and photometer 2-K boxes shall be isolated from each other.
- 9. The inner shields around signal lines shall be connected to 0 V at the JFETs but not at the DCU side (TBC).
- 10. The inner shields (only on the bias lines) are connected to 0 V at the DCU and to 2-K box (TBC)

Notes: "0 V" refers to the bias board ground plane which is connected to the chassis.

- Some issues are TBC as indicated, but do not have an immediate bearing on the design of the DCU.
- Further discussion, conjecture or philosophising that may take place will have no relevance to the implementation.
- ESA/Industry state that overall shield inside the CVV (required in this scheme) is not agreed. The overall shield from 4-K box to JFETs is uncontentious as it is a SPIRE item.

# 10. Technical meeting 2: Drawing up DRCU Requirements

- CEA want requirements on the following for each interface category:
  - o Conducted emission.
  - o Extended noise allocation over wider bandwidth
  - o Dynamic impedance for the LIAs

#### Discussion:

- o Frequency range for requirements:
  - Jamie: It's DC daylight at the bolometer end . . . and what matters is the total integrated power. Matt: We need to define the range. this will \need further discussion between CEA, JPL, and the Project Team
- o DCU internal design:
  - Viktor: Why not use an RF connectors?
     Dominique: Because we don't want to have capacitors at both ends of the line causing two-way reflections
  - Jamie: Why not specify a filter design and then put specific ations on the power supply this could be faster?
  - John: That would mix responsibilities.
  - Jamie: JPL wish to consult with CEA on the relevant aspects of the DCU design, and strongly believe that this is the best approach
  - Laurent V: CEA need these interface specifications in any case for verification. CEA will be happy to work with JPL in discussing and agreeing the internal DCU architecture and design as already done in the case of the bias and LIAs.
- o EMC modelling
  - Dominique: For PACS, the requirements are defined by extensive EMC modelling
  - Filippo: A similar model of the SPIRE system would allow to provide CEA with requirements
  - Matt: EMC modelling at that level has not been carried out due to lack of effort within
    the Project Team and lack of support from JPL and CEA. Lack of effort and lack of time
    will preclude doing this on the necessary timescale we have to find a workable solution
    that does not rely on this. But the model would need to be built up based.
  - Laurent V: It's clear that there's no time to do a detailed modelling. So we need to make the best guess that we can based on existing knowledge and use this as a starting point for DCU design.

#### • DRCU schedule and programmatics

- The grounding scheme as agreed at this meeting is largely compatible with the existing DRCU design no major changes will be needed
- CEA now have enough information to go ahead with the PSU procurement: it is agreed that this should now proceed.
- It is important now to define the DCU design to allow that procurement to start.

• CEA need a first rough estimation of the interface specifications within 1 month to allow them to fix the overall DCU architecture

How to define the interface specifications

- Matt: A pessimistic approach should be to assume that the harness does not attenuate the injected noise, so
  that whatever the requirements are at the detector end, the same requirements could be applied at the warm
  end
- Jamie: The RF impedance of the JFET/bolometer looking from the cryoharness side is very difficult if not impossible to know, making it difficult to define specs on the interface in any reliable way
- 6 or 7 November for next get-together . . . .

#### 11. Advisers' comments

# **Colin Cunningham:**

- 1. Significant progress has been made and communication and understanding greatly improved.
- 2. The agreed grounding scheme needs to be converted to a drawing.
- 3. Now it is time to regard that as fixed and move on.

# **Laurent Trougnou (by e-mail after the review):**

- 1. Comments include those as an independent EMC expert or "adviser", and comments as ASPI representative for what concerns the interfaces with the spacecraft and the Instrument EMC qualification before delivery
- 2. It is very positive that RAL, JPL and CEA have come to an agreement concerning the basic grounding concept.
- 3. Consider each detection chain as a whole, the susceptibility/immunity of which can involve multiple criteria, i.e. not only the spurious power likely to be transmitted to the bolometers (JPL criterion), but also the analogue signal integrity in general, such phenomena as RF detection and ground loop coupling to be taken into account. The grounding of the mixed analogue/digital circuits (internal to the DRCU) is also to be considered as critical, and is likely to drive to some extent the Instrument grounding. Please find enclosed the advice given in the frame of the EMC WG meeting #14 (see diagram below from H-P-ASPI-MN-1360\_AD\_grounding.pdf).
- 4. In your detail grounding design, avoid mixing techniques used to ensure the detection chains immunity to (very) low frequency interference with techniques used to avoid HF interference.
- 5. SPIRE's cryoharness overshielding strategy is still controversial, ESA and ASPI not being in favour of the use of overshields inside the cryostat. The overshield strategy that you wish to adopt is not yet defined in detail, even within the RAL team.
- 6. Note that, as a minimum, the spacecraft design is to have the external cryoharness overshielded from the CVV connector up to the SVM bracket connector. The overshield will be in continuity at both ends with the backshells over 360°.
- 7. I have noted that the CQM Instrument will not integrate the DC/DC converters that will be part of the flight design, but linear power supplies. Of course this is regrettable, but this being said it also means that the detection chains immunity to noise on the secondary power inputs to the DCU should be characterised as early as possible and in any case before delivery, so that you can anticipate with very good confidence the CS/CE margins at this interface (as soon as the converters CE on the secondaries is characterised).



# Herschel-Planck

# EMC/Power WG meeting #14 : EMC

- ▼Internal grounding of mixed analogue/digital units
  - Connection of analogue and digital OV at the <ADC]</p>
  - The rest of the unit digital electronics should be referenced to chassis
  - ☐ If insulation of analogue OV from chassis absolutely necessary in the unit where A to D conversion is made, consider insulating the <ADC] OV from the next digital stages by opto-couplers, while keeping provisions at PCB level for capacitors or straps to chassis



L. Trougnou, EMC Alcatel Space Industries

Tous droits réservés · © Alcatel Space Industries · Al rights reserv

EMC\_meeting\_230402.ppt - 29/04/2002 - 4 M054-1

#### **Consolidated comments of the ESA representatives (by e-mail from Astrid)**

- 1. CEA/JPL/RAL are to be congratulated that a significant outcome of the review was to agree a valid grounding concept.
- 2. Clearly, the wide geographical distribution of the SPIRE instrument contributors makes communication difficult and is an obstacle to progress. We encourage the SPIRE consortium to maintain close communication seen at the review within the instrument team

#### General:

- 3. The Grounding Scheme is now clear and should be transferred to a drawing and circulated to all the parties involved.
- 4. The SPIRE cryoharness overshielding protection is still an open issue. ESA and ASPI have not baselined the use of overall shields inside the cryostat, and SPIRE must bear in mind the possibility that internal cryostat overshielding cannot be included. With the actual design RF protection is not provided by inner shields which are used only as an extension of the 0 V bias board ground plane.
- 5. Since the CQM Instrument will be supplied with linear power supplies that do not reproduce the flight configuration, the test at CQM level for conducted noise will not demonstrate the detection chains immunity to noise on the secondary power from the DCU. SPIRE should find appropriate means to demonstrate the CS/CE margin at this interface. Characterisation of the CE on the secondary power lines is needed.

6. We agree with the points raised by Laurent Trougnou (ASPI), in particular his points 3 and 4.

#### Future work:

- 7. The very scrupulous approach followed during the review should be maintained in order to guarantee the best exploitation of the human resources available in the project.
- 8. The good level of communication at the review should be continued and proposal to hold weekly telecons will help with this in addition we would encourage CEA/JPL/RAL to hold face to face meetings/reviews whenever appropriate.
- 9. On-time CQM delivery is a firm requirement, hence meeting the schedule, and any kind of trade-offs that implies are essential parts in arriving at an imp

#### 12. Summary and conclusions

- This summary has been drawn up by Matt after the meeting
- 1. The SPIRE grounding scheme is now defined and is as described in Section 9 above. It will be drawn up and issued as a formal Project document.
- 2. The scheme is compatible with the current basic design of the DRCU, so a major re-design will not be needed.
- 3. CEA now have enough information to proceed with the PSU procurement, which should be done as a high priority.
- 4. JPL strongly favour an approach to the DCU design in which they collaborate with CEA on optimising the DCU design.
- 5. CEA are happy with that approach and welcome JPL's support, but also require explicit specifications on the interfaces.
- 6. JPL will look at whether such interface specifications can be derived from analysis and/or tests on existing systems (e.g., Bolocam or BOOMERanG).
- 7. It will be important to follow up this meeting by maintaining and monitoring a good level of activity across the project. It is proposed that this be coordinated through the weekly (normally Tuesday 16:00 UK time) telecons between the SPIRE Project Team and JPL, with CEA participating in future to cover this issue. The next telecon is scheduled for Tuesday Oct. 8 (TBC Matt will be in touch about the arrangements and agenda).
- 8. Immediate priorities will be:
  - (i) initial definition of interface specifications for the DRCU (without additional EMC modelling);
  - (ii) issue of a grounding scheme drawing to reflect the review's conclusions; \*
  - (iii) refining DRCU interface specifications without additional circuit modelling;
  - (iv) consultation between JPL and CEA on aspects of the DCU design relating to the bolometer and JFET lines;
  - (v) completion of the DRCU DDR (currently in progress);
  - (vi) reviving and extending EMC modelling of the whole system.
  - \* See SPIRE Grounding and Screening Philosophy (SPIRE-RAL-PRJ-00624, Issue 1.0, 1 Oct. 2002)

# **Annexes**

- 1.
- Presentation by John Delderfield Presentation by Jamie Bock and Viktor Hristov Presentation by Christophe Cara 2.
- 3.



# Introduction

Dr. John Delderfield

SPIRE SYSTEMS ENGINEER

23<sup>rd</sup> September 2002

At Rutherford Appleton Laboratory

-1

# **DOCUMENTS submitted for this REVIEW, all on LiveLink**

Review Plan and Agenda SPIRE-UCF-NOT-001366(Upd. 16/9)

# **Presentations**

GROUNDING SCHEME-JPL SPIRE-RAL-MHO-001375 GROUNDING OVERVIEW\_JD SPIRE-RAL-MHO-001367

# **Background information**

GROUNDING and SCREENING PHILOSOPHY
SPIRE-RAL-PRJ-00624 amended 13/8/2002

New Overall Spire Grounding SPIRE-RAL-MHO-001368

23<sup>rd</sup> September 2002

At Rutherford Appleton Laboratory

# Background information (contd.)

Detector SubSystem Specification SPIRE-JPL-PRJ-000456v3
DETECTOR READOUT & CONTROL UNIT SUBSYSTEM
SPECIFICATION SPIRE-SAP-PRJ-000461 26/06/02v 0.92
DETECTOR READOUT & CONTROL UNIT INTERFACE
CONTROL DOCUMENT SPIRE-SAP-PRJ-000451 26/06/02v0.7
DETECTOR CONTROL UNIT DESIGN DOCUMENT

SPIRE-SAP-PRJ-001243 05/07/02v0.2

Impact of the Grounding in the cold end for the DRCU design SPIRE-SBT-MHO-001383

Introduction to EMC TECHNICS for HERSCHEL INSTRUMENTATION SPIRE-SBT-NOT-001382

DCU Internal Grounding Scheme SPIRE-SBT-MHO-001378 **DETECTOR READOUT & CONTROL UNIT GROUNDING SCHEME**SPIRE-SBTL-NOT-001379

DRCU-PSU Implementation & Ground-PSU Policy SPIRE-SBT-MHO-001380 and 81

23<sup>rd</sup> September 2002 At Rutherfor

At Rutherford Appleton Laboratory

3

# ERIC TO SET THE SCENE w.r.t. SCHEDULE

23<sup>rd</sup> September 2002

At Rutherford Appleton Laboratory

- Grounding and EMC have always been recognised as critical areas for the correct operation of SPIRE.
- A top level controlled instrument document, SPIRE Grounding Philosophy, **SPIRE-RAL-PRJ-00624** includes discussion and reasons, rather than just being a list of tabulated requirements.
- This document contains the SPIRE System grounding diagram, which is repeated in the IID-B.
- The process of optimising the grounding/screening has involved discussions between JPL, CEA & RAL, plus inputs from the Herschel Plank Working Group (linked by Doug Griffin).
- The requirements and to some extent the implementation have been confirmed, reviewed and agreed at SPIRE's major milestone ESA reviews.

23<sup>rd</sup> September 2002

At Rutherford Appleton Laboratory

5

- Overview of Project Progress
- •Summary of SPIRE grounding

23<sup>rd</sup> September 2002

At Rutherford Appleton Laboratory

# **SPIRE Project Progress**

# Position at Instrument Intermediate Design Review, April 2001

23<sup>rd</sup> September 2002

At Rutherford Appleton Laboratory





# Electrical Design and Grounding Scheme Dr. John Delderfield

- •Grounding and EMC are design drivers for Spire.
- •Bolometers must not receive wire or field-coupled stray energy
- •FPU and JFETs form closed isolated Faraday cage
- •DCU analogue sections very carefully coupled to this with attention to cryoharness detail: differential, screened, separate
- chassis and signal grounds, non-standard power-supply config.,
- control of imbalances injected into signal ground/digital
- •Decided by discussion last November, but recently written up in
  - SPIRE-RAL-PRJ-00624 to avoid ambiguities, etc.
- •Details of systemustill to be tied down Repel seals and 2001 RAL

screensember 2002

At Rutherford Appleton Laboratory

# Assumed EMI and Spurious Signal **Culprits**

# Radiated EM power reaching inside the CVV

- Radio frequency E-fields
- Low frequency B-fields
- Sub-mm photons (straylight)

# Conducted spurious currents and voltages

- Direct signal corruption on to signal wires blue text dated to slide for this grounding review, but not new info.

  RF capacitive couplings, e.g. between inner and outer pourles Giffin braids

23<sup>st</sup> September 2002 At Rutherford Appleton Laboratory

Indirect signal corruption via ohmic heating of the

# "Three Pronged" Analysis Approach

# Modelling

- orcad model of the bolometer biasing and detection circuit

# Testing within RAL EMC facility

- Detector harness shielding tightness
- Detector harness an inverse susceptibility

23rd September 2002 Attenuation of FPU Structure



# Testing within RAL EMC facility

# **Facility**

- Constructed to MIL STD 461/462
- 10 KHz to 1 GHz (10-30 V/m)
- E-Fields and B-Fields
- 1m x 1m x 1m space envelope

# A simple mock-up of the SPIRE Optical Bench and Photometer cover to be fabricated

– Welded photomete\$₽₿₽₽₩C

Douglas Griffin

23rd Septem Gover screwed to optical ebench pleton Laboratory

# Future of SPIRE EMC

# Complete *orcad*simulations Complete EMC testing at RAL

SPIRE EMC Douglas Griffin

23 Septembr 10 2 D E Ekuth rord Asplett a Laboratory EMC 15

- •To summarise, for SPIRE's IBDR in April 2001 there was a Baseline Grounding / EMC design in place, reviewed and agreed, together with a approach to verifying it.
- This was fed down into sub-system requirements, for instance putting into JPL's SubSystem Specification Document that the link between the chassis and the analogue grounds of the bolometer system would be at the cold end.

23<sup>rd</sup> September 2002

At Rutherford Appleton Laboratory

- What progress had been made at the Instrument Baseline Design Review, March 2002?
- The SPIRE Harness Definition document (which includes the Cryoharness) and Instrument Block Diagram had been detailed almost to the state that they are in today.
- •The Spire Grounding Philosophy document was further evolved after meetings with CEA to work through how the DRCU was being implemented, and discussed with JPL. Its issues were dated 24<sup>th</sup> August, 10<sup>th</sup> September and 24<sup>th</sup> September, & the last issue expanded the Grounding Diagram to include the CVV system and the HSFCU.

23<sup>rd</sup> September 2002

At Rutherford Appleton Laboratory







# **Electrical I/F Comments**

Herschel/Spire interfaces now simplified by removal of multiple sync. signals and RTU launchlock readout.

HSFCU/HSFPU interfaces

simple in rectification Laborator X cepting

and X cepting

A company of the company of





# All HSFPU electrical items Convented for the prochassis of HSPEUther synthethe affective affective than HSFRI afogue affective case airstdat preventing the bolometers reserving the longer for the longe

So at the Instrument Baseline Design review in March 2002, from which the consortium went forward to implement detailed designs, we had sorted a many things out, including the harness, but:

- harness, but:
  1. the link between bolometer bias ground and chassis was to be at a choice of 3 positions, but the hardware did not implement low temperature hardware ground breaks
  - ii. I had just removed question marks on the DRCU power supply grounds for the review!

23<sup>rd</sup> September 2002

At Rutherford Appleton Laboratory

24

Consider an overview of SPIRE grounding.

Let us extract some points from SPIRE-RAL-PRJ-00624:

23<sup>rd</sup> September 2002

At Rutherford Appleton Laboratory

- In general terms SPIRE shall conform to an ESA classical unit-byunit secondary power configuration.
- •It has a chassis/box that is closed to form a conductive Faraday cage, with all apertures including vents and joints having controlled geometry with adequately small maximum dimensions.
- •Primary power is "isolated" from chassis
- •Each unit is powered with secondary (or conditioned) power which is isolated from the primary power buses and unipoint grounded via a link to unit chassis.
- •All signal inputs and outputs are differential and ideally pass through filter connectors. Signal ground lines do not pass between units. Inputs are normally high impedance and are required to maintain a defined high impedance w.r.t. chassis. Outputs are required to have controlled slew rates, with minimum skew to limit common mode spikes and little ringing.

23<sup>rd</sup> September 2002

At Rutherford Appleton Laboratory

27

- •The secondary grounds within each unit are carefully configured in a documented way and if multiple supplies are used the grounds for each supply are separately controlled with a minimum of joins between the supplies, classically just one at the unit unipoint.
- •Theoretically there should be no current flow in any ground wire, which should only be used for signal voltage reference. This is just one example of the general requirement that any device taking a.c. current shall have adequate local decoupling/filtering, obviously to ensure its own correct operation, but also adequately to inhibit noise propagation to other elements in the unit; logic or digital functions can be the most troublesome with their a.c. components taking the form of switching noise.
- •Depending on the susceptibility of circuits, logic signals that travel a distance across a unit may need to be slowed down with series resistors and squared up again on receipt by Schottky buffers such that excessive dV/dT noise is not broadcast.

23<sup>rd</sup> September 2002

At Rutherford Appleton Laboratory

- •The whole arrangement so far described is prefixed by "in general terms".
- •The configuration is best suited to systems in which each unit operates over a restricted range of signal level. In Spire this would apply to the HSDPU.
- •Otherwise isolation of noise from high level circuits such as power convertors to sensitive analogue elements get more and more impossible to achieve. Considering the front-end signal source in Spire, we have an noise spec. of  $7nV/\sqrt{Hz}$  at about  $2.5M\Omega$  and 300mK.
- •There comes a point when the need to control noise requires separate preamplifier unit(s), preferably with an electrostatic screen separating it (them) from any digital functions such as multiplexors or A-D convertors, with the signals then transferring to a conventional unit via balanced digital I/Fs.

23<sup>rd</sup> September 2002

At Rutherford Appleton Laboratory

29

- •The power needs to be fed to this system's analogue sections extremely quietly, prefiltered and actively regulated with external sensing in an external unit. It must then be filtered in a separate compartment within the analogue unit that has bulkhead connectors feeding to the analogue system.
- •Grounding has to be very carefully configured as secondary grounds are implicitly distributed outside of one unit. If one considers the whole volume of the various units in this supply system as if it were joined into one by the harness screens that join them, the grounding it should look like a unipoint tree as if it were still within one unit.
- •Multichannel operation requires adequate interchannel screening and a configuration that keeps any designed-in signal cross-talk to below specified levels.

 $23^{\text{rd}}$  September 2002

At Rutherford Appleton Laboratory

# The essential features of SPIRE's implementation are:

- •signal power gain from external JFET amplifiers
- •separate analogue ground paths, without loops, between spectrometer and photometer systems
- •maintenance of single point ground joins to S/C chassis
- •analogue power, quiet and regulated, supplied from a unit external to the one that houses the sensitive analogue systems, without ground switching.
- •ground-plane option invoked to keep a large area of analogue signal ground quiet in each of the spectrometer and photometer parts
- •the detectors to be in a Faraday cage with full filtering on all wires entering it (non-bolometer ones not shown) extended with full shielding into the JFET boxes.
- •a separate compartment division is introduced in the JFET boxes with ceramic feed-through filtering to close the Faraday cage..now connectors are filtered.

23<sup>rd</sup> September 2002

At Rutherford Appleton Laboratory

31

#### The essential specifications are (contd.):

- •unipoint analogue ground for the 300mK BDA system with minimised voltages between the bolometers and their local chassis.
- •information transfer out of the digital part of the HSDCU via normal balanced ESA-type digital interfaces, both fast and slow, to the HSDPU (not shown but having its own separate conventional grounding scheme).
- •The need to bundle together groups of long harnesses between HSJFETs and HSDCU (not shown here but see instrument block diagram) to minimise loop area between bias routed analogue ground lines and differential signal lines.
- •An optimised multiplexing/transfer of data from the analogue sections of the DCU to the back-end digital ones to minimise current injection back into the analogue ground and hence potentially back to the detectors.

 $23^{\tiny nd} \ September \ 2002$ 

At Rutherford Appleton Laboratory

There's a great deal more detailed discussion in SPIRE-RAL-PRJ-00624 with which anyone critiquing the situation in detail should acquaint themselves.

The extracts I have just presented are all very long-standing, i.e pre-dating IBDR.

The document has recently been extended to include some coverage of the Tiger Team activities.

23<sup>rd</sup> September 2002

At Rutherford Appleton Laboratory

33

# So why does SPIRE need a Grounding Review at all?

Comparing the IBDR grounding diagram with the earlier IIBR version shows evolution of the grounding. An option of joining the bolometer analogue ground to a chassis unipoint at the warm end is shown. This was included as a request from CEA as a link that could be tried/considered as SPIRE designed/tested out its system; we stated it would not be a design driver forcing changes on the cold SPIRE units.

23<sup>rd</sup> September 2002

At Rutherford Appleton Laboratory

CEA and JPL worked together to try out some QM HSDCU boards using the IBDR grounding approach.

But in moving towards a DRCU Power Supply specification, pressed by SPIRE System to complete a baseline design with power supply grounds, secondaries, filtering, prime/redundant drawn out as whole scheme, CEA observed that any warm-end sourced Common Mode noise (best thought of as charge or current injection) had to be returned via warm end loops and not loops that went to the cold-end and back.

Given that there are at least three factors in this budget {how much noise is generated, how it is filtered + the loops this uses, and the analogue circuits' susceptibility}, keeping any noise local to its source was an approach that could not be disagreed with and this was written up within an Addendum to SPIRE-RAL-PRJ-00624 issued 5th June 2002.

23<sup>rd</sup> September 2002

At Rutherford Appleton Laboratory

35

# So, again, why are we needing a Grounding Review at all?

CEA further suggested that the warm-end grounding of the bolometer analogue grounds was mandatory, a position that I initially rebuffed by requesting we keep to the IBDR baseline. However it then became clear that the next generation of HSDCU PCBs had already been designed non-compliantly, i.e. without selectable chassis links.

A detector summit minuted that any analogue ground PCB links to chassis should be removable **not** solid groundplane. However there was some delay before I realised that this had not been actioned....possibly because CEA were not informed officially!

23<sup>rd</sup> September 2002

At Rutherford Appleton Laboratory

So the first way of sorting this out was to set up a directed activity specifically to work the grounding through, a decision minuted as forming a Tiger Team. We held numerous three party telephone conferences and exchanged notes/analyses etc..

23<sup>rd</sup> September 2002

At Rutherford Appleton Laboratory

37

It's worth just noting two topics that the Tiger Team explored to try and help the situation:

- •The SPIRE DPU does not condition power for other units but PACS' does. To help keep the HSFCU power supply simpler, and to the more easily return DPU I/F common mode currents to the DPU, we suggested these sections of the HSDRCU be DCU powered. CEA decided it best not to proceed along this route.
- •There is always advantage to defining a system's I/Fs, notwithstanding that some are more subtle than others and that the definitive requirement is that the final integrated system works well. The DRCU has straightforward I/Fs defined to the HSDPU and the HPCDUs (power). Working from JPL's SSSD with its classical columns of item definition and matching requirement, CEA were asked what extra item definitions they wanted to have requirements for at the DRCU bolometer harness connector I/Fs.

23<sup>rd</sup> September 2002

At Rutherford Appleton Laboratory

Recognising schedule urgency the Tiger Team concluded in my issuing a document called "SPIRE Grounding" on 16<sup>th</sup> July which proposed a way forward (now added into the top level document). It may still be the outcome of this review, but not all parties felt able to sign up to it with a good level of confidence, so this review was called on 19th July.

So here we are, after a delay to get our presentation material together.

Just a quick lead-in to the next presentations:

23<sup>rd</sup> September 2002

At Rutherford Appleton Laboratory



As we listen to other presentations, pick up on:

- •Requirements on noise levels
- •Noise sources, internal to SPIRE and external
- •How grounds are configured, and noise kept off them
- •How noisy sections are "Faraday" screened away from quiet ones
- •Power supply/filtering configuration details,

Take care to distinguish keeping power rails quiet w.r.t. local ground and keeping local ground itself quiet, i.e. NOT using it for supply current return path.

23<sup>rd</sup> September 2002

At Rutherford Appleton Laboratory

41

The agenda now calls for JPL, CEA and the Review Team each to present their perspectives on the situation.

23<sup>rd</sup> September 2002

At Rutherford Appleton Laboratory

# What we have heard:

- •Requirements on noise levels
  - -Detectors and leads to be in VERY quiet environment
- •Noise sources, internal to SPIRE and external
  - -Switched mode power supply
  - -Digital switching
  - -Currents returned along grounds
  - -External fields CVV to SVM to DRCU
- •How grounds are configured, and noise kept off them
  - -Separated into categories with special care for analogue
- •How noisy sections are "Faraday" screened away from quiet ones......
- •Power supply/filtering configuration details......

23<sup>rd</sup> September 2002

At Rutherford Appleton Laboratory

43

#### Suggested adaptation arising from Tiger Team.

- •Removed all grounding option numbers as we are going a route at this stage of defining one baseline grounding configuration.
- •No longer tie all relevant chassis and analogue grounds together tightly in the FPU.
- •Put in cold-end ground breaks in 300mK straps, and around 2K boxes.
- •Complete instrument Faraday cage by re-connecting shields at CVV wall.
- •Inside the FPU join all sensitive parts together tightly with the existing multi-wire and braid harnesses that form the extended analogue ground wiring.
- •Ensure this forms an internal Faraday shield around the detectors+ their bias and signal wiring back to the JFET modules.
- •Carry both Spectrometer and Photometer analogue grounds back at low impedance to the separate analogue bias grounds in the HSDCU.
- •Link these separate analogue bias grounds in the HSDCU to DCU chassis at their connectors, the main grounding point.
- •Connect the inner screens around the bolometer signals between the JFETs and the HSDCU to this ground in the JFET modules, providing good signal screening, but leave them nominally open at the HSDCU LIA inputs...saves loops, more especially if keep BDA grounds separately routed.
- •Take every precaution to stop power supply noise and any digital noise entering the shielded volumes in the analogue bias generators are housed, with absolutely no returning of IC power currents into analogue ground (except by capacitive strays).
- •Separately trade off the grounding of LIAs with similar detailed design to stop power supply noise and any digital noise entering their shielded volumes. I show them grounded via Motherboard link, but power levels may be high enough that each BDA's LIAs merit their own winding in which case they too can common at the DCU input I/F.

23<sup>rd</sup> September 2002

At Rutherford Appleton Laboratory







| Route Forward  Cold end only grounding  Warm end only grounding  Warm end link and closed analogue shields  Poor PS CM  Poor PS CM  Poor PS CM  CEA OK Yes ? | TRADE_OFF TABLE                           |      |       |       |       |      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|------|-------|-------|-------|------|
| grounding  Warm end only grounding  Warm end link and  OK 2 OK Yes 2                                                                                         | Route Forward                             | Tech | Herit | Progr | Isol. | Risk |
| grounding Bol. CEA OK Yes ?  Warm end link and OK 2 OK Yes ?                                                                                                 |                                           | PS   | JPL   | Delay | No    | ?    |
| $ OK $ $ OK $ $ V_{es} $                                                                                                                                     | •                                         |      | CEA   | ОК    | Yes   | ?    |
|                                                                                                                                                              | Warm end link and closed analogue shields | ОК   | ?     | OK    | Yes   | ?    |





# GROUNDING SCHEME-JPL

Jamie Bock - JPL Viktor Hristov - CalTech

HSO/Planck SPIRE Detector Arrays

Grounding Review Review • 23-24 September 2002





# JPL's Role in Warm Electronics Development

- Instrument gives performance requirements on detectors
- JPL gives performance requirements to the DRCU
- JPL gives environment requirements on the instrument All these requirements are summarized in BDA-SSSD
- Instrument imposes environmental requirements to sub-systems e.g. Harness Definition Document, Grounding Network Document
- Some sub-system requirements given in BDA-SSSD
- JPL and CEA share in EM design and development
- JPL and CEA coordinate in testing of all models of electronics
- CEA responsible for fabrication and performance of flight electronics

HSO/Planck SPIRE Detector Arrays



# **BDA-SSSD Performance Requirements (for reference)**

3.3.2.6 DRCU Requirements

| Requirement<br>ID                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                              |       | Compliant                             |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------------------------|--|
| BDA-DRCU-01                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | The DRCU signal processing electronics shall have less than 7 nV-Mz as seen post demodulation, after digitation. Noise is referred to the input over the frequency range 9.05 to 25 Hz. This performance must be accomplished with a bias input signal to the DRCU of 10 mVms AC, 5 mV DC, 1 V DC comment-mode offset, with an input lead of 7 ktz. Thermal requirements on this stability are implicit in this requirement. | JPL   | Yes                                   |  |
| BDA-DRCU-02                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Requirement deleted                                                                                                                                                                                                                                                                                                                                                                                                          | JPL   | Samo me                               |  |
| BDA-DRCU-03                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Input capacitance to be less than 100 pF, measured from the<br>DBCU DsMA connector pins without the harness.                                                                                                                                                                                                                                                                                                                 | JPL   | Yes (may<br>be ven fied<br>by design) |  |
| BDA-DRCU-04                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Input impedance to be $\geq$ 1 MQ from 50 $-$ 300 Hz,                                                                                                                                                                                                                                                                                                                                                                        | IPL   | Yes (may<br>be verified<br>by design) |  |
| BDA-DRCU-65 The DRCU shall provide 5 RDA bias signals, adjustable from O to 200 mV <sub>min</sub> and 1 bias signal for temperature readout, adjustable from O to 500 mV <sub>min</sub> . The temperature readout biases are to be divided from a continuous escillator. Each bias shall be adjustable with 8-bit precision. The frequency of each bias shall be adjustable with 8-bit precision. The frequency of each bias shall be adjustable between \$0 and \$00 Hz, with a precision of 5 Hz. |                                                                                                                                                                                                                                                                                                                                                                                                                              | IPL.  | Yes                                   |  |
| 044400470400                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Voltage noise on the bias lines, within the modulated band c59  – 300 Hz), measured at the DRCU DVMA connector, shall be  <20 sV/vHz                                                                                                                                                                                                                                                                                         |       | TBC by<br>SAp                         |  |
| BDA-DRCU-06                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | The DRCU shall provide 15 commandable JFEE source voltages with 256 levels. The range of Vso is from 0 V to -5 V.                                                                                                                                                                                                                                                                                                            | PL    | Yes                                   |  |
| BDA-DRCU-07                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Vdd shall be adjustable from 1.5 to 4 V.                                                                                                                                                                                                                                                                                                                                                                                     | JPL - | Yes                                   |  |

HSO/Planck SPIRE Detector Arrays









# **BDA-SSSD Performance Requirements (for reference)**

|                                                                                                                                                                                                                                                                                                                                            | 50 µA, to be adjustable with (TBD by JPL) precision, and<br>have a stability of (TBD by JPL).                                                                                                                                                                                 |                    |                                           |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------------------------------|
| BDA-DRCU-11                                                                                                                                                                                                                                                                                                                                | Noise performance BDA-DECU-01 shall be maintained under<br>bigs range 100 - 300 Hz.                                                                                                                                                                                           | JPL.               | Yes                                       |
| BDA-DRCU-19                                                                                                                                                                                                                                                                                                                                | DBCU reise performance (BDA-DR-(31-01) to be maintained<br>under a warm electronics thermal drift of L K-hour (TBC).                                                                                                                                                          | JPC:               | Yes                                       |
| BDA-DRCU-20                                                                                                                                                                                                                                                                                                                                | This requirement has been deleted and replaced by an appropriate note in BDA-DECC-01                                                                                                                                                                                          | N/A                | NA                                        |
| BDA-DRCU-21                                                                                                                                                                                                                                                                                                                                | The requirement on JEET power supply voltage stability is<br>\$V/V < 500 ppm hr <sup>4</sup> for Vell and Vocunder a warm<br>electronics thermal drift of 1 K hr <sup>4</sup> at the feet of the DCU<br>Box.                                                                  | JPL<br>BDA-DRCU-01 | TBD by<br>SAp                             |
| BDA-DRCU-22                                                                                                                                                                                                                                                                                                                                | The DRCU shall not saturate at an input voltage as large as 11 in V <sub>sm</sub> at input (obstorates), 17 in V <sub>sm</sub> at input (obstorates). 17 in V <sub>sm</sub> at input (operationeer). DRCU channels shall remain functional if one input signal goes to Vibia. | JPL.               | Yo                                        |
| BDA-DRCU-21                                                                                                                                                                                                                                                                                                                                | The conducted RF extrent or all lines cornecting to the bolometers or JFETS, originating in the DRCU, shall be less than 0.1 nA mm (TBC by JPLRAL/SAp) over a frequency range of 0 + 10 GRL (This assumes an attenuation of 40 dB by the RF files).                           | JPL<br>BDA-ISY-91  | To be<br>yenfled by<br>instrument<br>yest |
| BDA-DRCU-24                                                                                                                                                                                                                                                                                                                                | Bias, JFET power, and readout electronics for the<br>spectrometer and photometer arrays are to run from separate<br>dedicated power supplies, with independent, isolated grounds.                                                                                             | JPL.               | TBD by<br>SAp/RAL                         |
| BDA-DRCU-25 The electrical cross-talk, over the detector signal frequency band, between channels in the DRCU shall be less than 0.05 %. The dectrical cross-talk shall be verified by varying the input signal on one channel and measuring the response in other channels. The input signal level to work channel must be representative. |                                                                                                                                                                                                                                                                               | IPL.               | Yes                                       |
| BDA-DRCU-26                                                                                                                                                                                                                                                                                                                                | Each signal input to the LLA module must be connected to<br>ground by a choice. This provides both protection and allows<br>the JFETs to turn on without the JFET heater.                                                                                                     | IPL.               | Yes                                       |

HSO/Planck SPIRE Detector Arrays

Grounding Review Review • 23-24 September 2002







# **BDA-SSSD Environmental Requirements**

# 3.3.5 SPIRE Instrument System Specifications

| Requirement<br>ID | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Reference | Compliant                                 |  |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------------------------------------------|--|
| BDA-ISY-01        | The dissipated RF power at the detectors, arising from external sources on the spacecraft that propagate to the holometers by radiation (EMI) or conduction, shall contribute < 1E-17 W//Hz noise to the holometers (< 5 nV//Hz equivalent detector noise post-demodulation).  EMI-induced current at the holometers shall be < 1 pA rms                                                                                                                                                                                           | JPL       | TBC by<br>instrumen<br>Jevel<br>testing   |  |
| BDA-ISY-02        | The signal from microphonics (including both voltage and thermal response), arising from external sources on the spacecraft, shall contribute < 1E-17 W/Hz noise to the bolometers (< 5 nV/(Hz over n > 25-Hz band around a chosen bias frequency within the allowed range of 50 and 300 Hz).  For the third and fifth hamonics of the bias frequency, the noise specification is higher by factors of 3 and 5, respectively).  Note: a system study is to be carried out to verify the need for this requirement on the hamonics. | JPL.      | TBC by<br>instrument<br>-level<br>testing |  |

HSO/Planck SPIRE Detector Arrays







# **BDA-SSSD Environmental Requirements**

Table 3-3-3 Nominal Noise Budget (in nV/√Hz)

|                | PILW | P/MW | P/SW | S/LW | S/SW |
|----------------|------|------|------|------|------|
| Photon         | 21   | 26   | 30   | 24   | 30   |
| Phonon         | 9    | . 0  | 9    | 9    | 9    |
| Johnson        | 7    | 1.73 | 7    | 70   | 7    |
| Load resistor  | 2    | 2    | 2    | 2    | 2.   |
| TEEL           | 7    | 7    | 7    | 7. 2 | 7    |
| LIA            | 6    | 6    | - 6  | 6    | 6    |
| AD             | 4    | 4    | 4    | 3    | 3    |
| Ocad. Subtotal | 26   | 30   | 33   | 28   | 34   |
| Thermal*       | <6   | 56   | < 7  | 5]]  | <11  |
| EMI/EMC        | < 5  | < 5  | < 5  | < 5  | < 5  |
| Microphonic    | < 5  | < 5  | < 5  | < 5  | < 5  |
| Bins lines     | < 4  | <4   | <4   | <4   | <4   |
| Quad. Total    | < 28 | < 32 | < 35 | < 31 | < 37 |

#### **BDA-SSSD** takes these and imposes requirements on:

- <sup>3</sup>He Cooler stability
- Noise on bias and JFET power
- Faraday cage
- Grounding

Most systems-level requirements must be left to the instrument

HSO/Planck SPIRE Detector Arrays



<sup>\*</sup>Referred to the detector at DC.
\*T<sub>n</sub> < 300 nK/Hz at the detector







#### **Unsolicited Recommendation** from JPL SPIRE Review 17 September

It would be a grave mistake to make a decision based only on analysis, or on system warm. The SPIRE grounding architecture poses unique, and arguably unprecedented,

- Bolometric detectors are known to be much more sensitive to most forms of EMI/RFI. This is because bolometers are indiscriminant detectors of power. A bolometer with NEP = 10-16 W/Hz $^0.5$  can be much more sensitive to EMI/RFI than a photoconductor with NEP orders of magnitude smaller.
- B) The SPIRE FPU is separated from the warm electronics by  $\sim$  7 m of cabling.
- What little experience there is provides painful lessons in how severe EMI/RFI problems can be, and how costly to remedy late in the program .
- D) The SPIRE observing strategy requires that the detector noise spectrum is free of excess noise over a broad band extending down to 0.1 Hz.

The board notes that it is difficult to guarantee that new effects that are very difficult to analyze - or even to anticipate - will not turn up when SPIRE is integrated into Herschel, and that it may be prohibitively expensive in time, money, and risk to fix such problems after the instruments are integrated.

HSO/Planck SPIRE Detector Arrays

Grounding Review Review • 23-24 September 2002







#### IRTS: The Infrared Telescope in Space (An Example of the Worst-Case Scenario)

- · Bolometer sensitivities and readout similar to SPIRE
- · SMPS developed in Japan without regard to bolometer requirements Fixed early on and unchangeable thereafter
- · Electronics and bolometers tested independently to specification
- But bolometers completely inoperable during first integration! Heated to >> 1 K by SMPS spikes at 10-20 MHz at  $0.5 V_{p-p}$
- · Cold filtering and electrical isolation implemented post-facto Expensive, time-consuming, and instrument blinded during integration
- · System noise in flight still degraded

HSO/Planck SPIRE Detector Arrays













#### Additional Costs - to JPL - due to Grounding and Noise Issues

- JPL supplying cryogenic RF filters for all sub-systems
- · Differential readouts: twice the JFETs and wires
- JPL procuring expensive shielded cable with twisted triples
- JPL recently changed BDA and JFET grounding to be flexible
- Significant complexity added to BDA, JFET, and LR design to include cross-talk ground wires

JPL thinks these issues are important to the success of SPIRE, And JPL is sharing the burden of the sub-systems requirements.

HSO/Planck SPIRE Detector Arrays







#### **Recommended Approach**

#### Lowest risk approach is to adopt configuration of a proven system

#### Departure from demonstrated configuration requires complete justification

- Analysis is complicated (and too late at this point)
- Best guide is experience and working, tested example

#### We can't prove CEA grounding scheme won't work, but

- It seems the burden of proof is to show that is *does* work
- Standard of proof must be high because the consequences are large

#### SPIRE should implement demonstrated architecture with

- · Differential bias and readout
- · Cold Faraday cage
- · Cold-end grounding
- Filtered power supply to at least BOOMERANG specs

#### Now is the time to build in systems flexibility

HSO/Planck SPIRE Detector Arrays







#### **Major EMI Sources**

The high frequency EMI have radiative and conductive components. The two major sources of the radiative EMI are the onboard transmitters and the Switch Mode Power Supplies (SMPS). The conductive component is generated by the SMPS and the state transients of the digital electronics. The combination of the former two appears as a common mode currents acting between the system frame ground and any power and signal line entering their domain, and as voltages on the power lines and the signal outputs. In the specific case of the SMPS, part of the energy accumulated in the inductors and the parasitic inter-winding capacitors tend to escape during the transition times of the switching components. They manifest as short spikes at each SMPS transition and have very wide frequency spectrum. Due to the high commutating power this EMI carries significant energy and is very difficult to suppress. To mitigate the SMPS EMI the next basic steps are u sually taken:

•To reduce the parasitic inter-winding coupling, the SMPS inductors are properly sectioned and shielded. Snubber networks are applied to reduce the dV/dT during the transitions.

•The DC/DC converter and the necessary filters are sectioned into a RF- tight compartment tied to the primary power supply ground. Every single lead between the RF compartments propagates via feed-through capacitors.

Failure to properly address the SMPS EMI issues can result in serious systems -level problems with bolometers as demonstrated by the bolometric receiver FIRP onboard the IRTS.

>The low frequency EMI are generated by various power consumers inside the cryostat and between the cryostat and the frame ground. Such sources can be the various heaters, motors, ac signals in close proximity to the high-impedance bolometer wiring, the various ground loops.

17

HSO/Planck SPIRE Detector Arrays

Grounding Review Review • 23-24 September 2002







18





HSO/Planck SPIRE Detector Arrays















#### Naïve SPICE model for comparative study of the bolometer's EMI susceptibility for a COLD-END and the WARM-END grounding schemes.

To further illustrate the merits of the two grounding schemes, I produced (and distributed) a naïve SPICE model of possible EMI pickups by a bolometer from a "SMPS" ICM source acting between the warm electronics bias reference and the frame grounds, and from an ICM source acting between the warm electronics frame ground and the dewar located some 5 meters away and linked by some 50 Ohm to the warm electronics frame. The value of the "SMPS" ICM has been chosen by the value of typical DC/DC converter of 1 mA amplitude. The value of the dewar\_to\_frame ICM has been chosen such, that it generates power equivalent to the bolometer NEP of 1E-17 watt/RtHz.and it happen to be only some  $10~\mathrm{mA}$  amplitude. Not included in the model are the EMI voltages referenced to the bias ground and the signal lines, because they will have the same contribution in the both cases.

This naïve model contains two identical blocks that represent the possible capacitive and conductive coupling of a bolometer to it's environment. It is intended to be used in the low to med frequency range to avoid the inclusion of the ESR/ESL for the resistors and the capacitors and distributed parameters of the transmission lines. The capacitors and the resistors in a block are randomized within 3% for the resistors and 5% for the capacitors to simulate a realistic balanced bias/readout case.

The only difference between the two blocks is in the value of the impedances linking the bolometer reference ground to the bolometer Faraday cage and to the warm electronics frame ground. In the COLD\_END case represented by the top block, the COLD\_LINK = 10 Ohm, the WARM\_LINK = 10 MOhm For the WARM-END case the COLD\_LINK = 10 MOhm the COLD-LINK = 10 Ohm respectively.

The schematic diagram of the model and the simulation results of the EMI power absorbed by a bolometer for the both cases are shown in the next two slides.

HSO/Planck SPIRE Detector Arrays









#### SIMULATION RESULTS:

EMI Power Dissipated On The Bolometer in the cold-end grounding case (green) and in the warm-end grounding case (red)



The WARM-END grounding scheme is more susceptible to a EMI acting between the warm electronics frame ground and the dewar (the 10 mA source).

HSO/Planck SPIRE Detector Arrays

25

Grounding Review Review • 23-24 September 2002







As it come to pass, the current design of the DRCU imposes a WARM-END grounding scheme. Although we cannot exclude the possibility that warm-end grounding can work, we think it is a reasonable requirement that the system must be able to run in BOTH ground configurations, for maximum flexibility.

Currently the boards are designed with a common ground plane for both the digital "dirty" ground and the "clean" analog ground. Furthermore there was a pressure to connect each board ground plane to the warm electronics frame permanently, via the board sliders. This has not been accepted nor implemented in the current QM board design, so it is still possible to connect the various boards to various grounds.

Taking in account the ICM EMI sources due to the digital electronics and the SMPS, what happen to reside in the same compartment as the "mixed analog" boards like the LIAs and the bias generators, it may be feasible to tie the signal grounds of modules not directly connected to a bolometer (like all the grounds except the BIAS/JFET\_POWER ground) to the frame to satisfy the SAp concerns related to maximally short return path for the ICM.

For the BIAS/JFET\_PWR ground however it is highly desirable to be connected to the cold Faraday cage. This can be done by providing separate insulated power for this board specifically. The catch here is that both the bias generator and the JFET\_PWR contain DACs connected to the FPGA by multiple digital lines, hence they have to share the dirty DAQ/IF ground. Furthermore the first DAC of the bias generator is driven by a fast clock. This problem can be mitigated by proper partitioning of the BIAS/JFET\_PWR boards to an analog part (only the BIAS and JFET\_PWR drivers) with it's clean ground and to mixed analog-digital (the DACs and the accompanied electronics) that may be tied to the frame ground like the rest boards. The clean analog ground can be connected to the cold faraday cage on one end and to the mixed ground via high-impedance filters to avoid possible ground loops on the other. All the WE connectors to the DEWAR have to be RF-Filtered. A possible implementation is demonstrated on the next

26

**HSO/Planck SPIRE Detector Arrays** 







For further reconciliation of the two grounding schemes with no BIAS/JFET\_PWR board redesign, we may install the above mentioned board in Faraday cage of it's own, and filter any line entering the RF-tight cavity, as shown on the next slide.

The BIAS/JFET\_PWR board communicates with the FPGA on the DAQ/IF board via multiple digital lines. The maximum clock frequency applied to the first bias DAC is equal to 2\*256\* Fbias. For Fbias of 200 Hz, the fastest digital signal that enters the BIAS board is about 100 KHz, so the filtering will be a lot more difficult compared to the COMPROMISE SOLUTION (1), where the fastest signal is the analog bias @ 200 Hz.

Because we will need to introduce high impedance decoupling between the DAQ GND and the BIAS GND, each digital signal must be transmitted differentially, with a Common Mode Choke and a RF-Filter inline.

HSO/Planck SPIRE Detector Arrays







# Design Overview

- The **DRCU** is a two-box units:
  - The FPU Control Unit comprises
    - The FTS and BSM associated electronics which constitutes the Mechanisms Control Unit (MCU)
    - The Calibrators, cooler and thermometer associated electronics along with the power control functions which constitutes the Subsystems Control Unit (SCU)
    - The Power Supply (PSU)
  - The Detector Control Unit comprises analog and digital electronics exclusively devoted to bolometers operation (DCU)



Block Diagram

- The Detector Control Unit
- The FPU Control Unit
- ◆ The Mechanisms Control Unit
- ◆ The Subsystem Control Unit
- ◆ The Power Supply Unit





## Specifications Overview (1)

- Analog Processing channels
  - Functions: receive, amplify, demodulate & filter bolometer signals
  - 336 total number : 288 for photometer & thermometer +
     66 for spectrometer
  - Specifications:
    - gains:

- Photometer: 375

- Spectrometer: 265

Input signal bandwidth:

Photometer: 0.1 to 5 Hz

- Spectrometer: 0.1 to 25 Hz

Input noise ≤ 7 nV rms/rt(Hz)



Specifications Overview (2)

- Analog Processing channels ...
  - Signal dynamic

- **Photometer: 270 000** 

- **Spectrometer** : **170 000** 



## Specifications overview (3)

### Bias generators

- Functions: generate AC and DC biases for bolometers and JFETs
- 2 types are defined:
  - Adjustable AC biases:
    - Photometer: 1 sine generator / 4 channels with independent amplitudes
    - Spectrometer: 1 sine generator / 2 channels with independent amplitudes
  - Adjustable DC biases (with on/off command):
    - Photometer: 12 generators for JFET + 1 for heater
    - Spectrometer: 3 generators for JFET + 1 for heater



## Specifications Overview (4)

- Bias generators ...
  - Specifications:

### AC bias

- Voltage range is 0 to 200 mV rms for bolometers and 0 to 500 mV for thermometers
- Accuracy: 1 mV ( equivalent to 8-bit DACs)
- Frequency range: 50 to 300 Hz

### DC bias

- Voltage range (Vss): 0 to -5 V
- Output current: 5 mA max



## Specifications overview (5)

- Data acquisition & DPU interface
  - Functions: digitize signals (from bolometers & H/K parameters), built / transmit data formats, receive / decode low-level commands.
  - Specifications:
    - Digitizing resolution: 19 bits (16-bit ADC + 4-bit offset)
    - Frame rate: 1 to 1/256 of AC bias frequency (max. 300 Hz)
    - Frame acquisition time ≤ 3 ms
    - Data formats and Command are defined in DRCU ICD
    - Electrical interface : RS422



## Internal Architecture (1)

### Electrical

- 5 board types:
  - LIA\_P (Photometer Lock-In Amplifier) 9 x 32 analog channels
  - LIA\_S (Spectrometer Lock-In Amplifier) 3 x 24 analog channels
  - BIAS (Bolometer/JFET Bias) 1 M + 1 R
  - DAQ\_IF (Data Acquisition & DPU IF) 1 M + 1R
  - DCU\_BP (backplane & LIA supplies linear regulators) 1 M/R

### Mechanical

- Single board geometry & stiffeners
- Total of 16 modules



DCU Internal Architecture





